SoC/IP Design Verification Engineer
Confirmed live in the last 24 hours
Intel
Job Description
Job Details:
Job Description:
This position requires candidates to upload a resume in English; you are welcome to upload multiple versions of your resume if you prefer but an English version of your resume will be required to be considered for this position.
We're looking for a hands-on SoC Design Verification Engineer to drive verification for complex SoC/IP blocks. You will own verification planning, UVM testbench development, test content creation (directed and constrained-random), coverage closure, and debug across block, subsystem, and SoC levels. You'll collaborate closely with design, architecture, firmware, and validation teams to deliver high-quality silicon on schedule.
Key Responsibilities
- Own the verification lifecycle for one or more IPs/subsystems/SoC top-level features: requirements decomposition, test plan definition, coverage strategy, execution, and signoff.
- Architect and implement UVM environments (agents, drivers, monitors, sequencers, scoreboards, reference models), with scalable, reusable components.
- Develop test content: constrained-random sequences, scenario tests, stimulus libraries, checkers, and assertions.
- Debug failures quickly and methodically across simulation and emulation (waveforms, logs, assertions, checkers, reference model mismatches).
- Drive coverage closure (functional and code coverage): define, measure, analyze holes, and implement closure strategies.
- Leverage assertions (SVA) and formal where appropriate to strengthen verification quality and accelerate bug find.
- Integrate VIPs (e.g., AXI/ACE/PCIe/DDR) and coordinate with external/internal IP teams for models, checkers, and coverage.
- Collaborate cross-functionally with RTL design, architecture, DV, DFT, performance, firmware, and post-silicon validation to ensure feature completeness and testability.
- Continuously improve flows: contribute to methodology, regressions, CI/CD, and verification infrastructure (e.g., Makefiles, Python utilities, farm scripts).
- Document plans, environments, and results; present status, risks, and signoff evidence to stakeholders.
Behavioral Traits
- Problem‑Solving Mindset: Approaches complex technical challenges with curiosity, creativity, and structured analytical thinking.
- Collaboration Skills: Works effectively with cross‑functional engineering teams, seeks input from partners, and communicates clearly in both technical and non‑technical contexts.
- Adaptability and Learning Agility: Quickly learns new tools, technologies, and methodologies; comfortable working in evolving development environments.
- Attention to Detail: Delivers high‑quality, reliable, and scalable software solutions with a focus on robustness, validation, and secure coding practices.
- Results‑Oriented: Prioritizes effectively, manages time well, and drives solutions to completion in a fast‑paced engineering environment.
- Innovation and Continuous Improvement: Looks for opportunities to optimize tools, simplify workflows, and introduce new methodologies that enhance engineering efficiency.
Qualifications:
Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:
- Bachelor's degree in Electrical Engineering, Computer Engineering or in a related field
- 5+ years of experience in:
- SoC/IP design verification experience
- UVM/SystemVerilog development expertise (testbenches, agents, scoreboards, virtual sequences, factory/objection/callback mechanisms).
- Test planning experience: translating architectural/RTL specs into measurable, coverage-driven verification plans.
- Proven debug skills in simulation/emulation (e.g., Synopsys VCS, Cadence Xcelium, Siemens Questa; waveform tools like Verdi/DVE/SimVision).
- Coverage-driven verification: functional coverage modeling, code coverage analysis, coverage closure workflows.
- Scripting proficiency (e.g. Python, Shell, Make/CMake) for automation, regressions, and data analysis.
- Advance English level.
- Must have unrestricted, permanent right to work in Mexico (this role is not eligible for vi-sa or immigration sponsorship).
Preferred Qualifications:
- SoC-level verification experience: fabric/interconnect, security,
- Experience with standard protocols: AXI/ACE/CHI, PCIe, LP/DDR, USB, MIPI, I3C, SPI/I2C, Ethernet; integrating and customizing VIP.
- Assertion-based verification (SVA) and formal (JasperGold/VC Formal/PropCheck) for property checking and bug hunting.
- Power-aware verification (UPF/CPF), isolation/retention, multi-voltage domains.
- Emulation/FPGA prototyping (Palladium, Zebu, Veloce), transaction-level acceleration, hybrid verification.
- Performance/latency/throughput test content and checkers; scoreboard/reference model design for complex data paths.
- Exposure to C/C++/SystemC reference models or firmware-aware verification.
- Experience leading small teams, mentoring, or driving signoff for a tapeout.
Job Type:
Experienced HireShift:
Shift 1 (Mexico)Primary Location:
Mexico, GuadalajaraAdditional Locations:
Business group:
Intel makes possible the most amazing experiences of the future. You may know us for our processors. But we do so much more. Intel invents at the boundaries of technology to make amazing experiences possible for business and society, and for every person on Earth. Harnessing the capability of the cloud, the ubiquity of the Internet of Things, the latest advances in memory and programmable solutions, and the promise of always-on 5G connectivity, Intel is disrupting industries and solving global challenges. Leading on policy, diversity, inclusion, education and sustainability, we create value for our stockholders, customers, and society.Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of Trust
N/AWork Model for this Role
This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.*
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.Similar Jobs
Marvell
Design Verification Engineer intern
Booz Allen Hamilton
Requirements Verification Systems Engineer
Northrop Grumman
Senior Principal Requirements and Verification Systems Engineer
Northrop Grumman
Requirements & Verification Systems Engineer (Principal or Senior Principal Level)
Marvell