Back to Search






Mid-Level
DFT Design Engineer
Confirmed live in the last 24 hours
Intel
India, Bangalore
On-site
Posted April 30, 2026
Job Description
Job Details:
Job Description:
• You will be part of ACE India , in the P- Core design team driving Intel's latest CPU's in the latest process technology. • As a DFT engineer direct responsibilities of the role, but not limited to, working on various aspects of PCORE DFT including Spyglass DFT, RTL implementation, Verification, Scan, and ATPG. • The candidate must be able to drive the DFT implementation for various features incl Scan, MBIST, TAP, etc. • Previous experience working with manufacturing engineering, pattern delivery, and post-silicon support is a definite plusQualifications:
• Candidate must possess a Master's degree in Electronics or Computer Engineering with at least 7 or more years of experience or a bachelor's degree with at least 9 years of experience in DFT. • Strong knowledge of ATPG, various fault models, fault grading. • Knowledge of memory BIST, IJTAG/TAP architecture. • DFT logic generation, integration, and verification. • EDA vendor-supported scan architectures and tools, covering synthesis, timing, DRC, ATPG, GLS (Unit delay and Timing/SDF based), and tester bring uppreferably. • Mentor/Siemens Tessent Shell, TestKompress, ATPG coverage debug. • Experience in Design Verification (DV) using standard simulators e.g. VCS, Verdi waveform viewer. • Post Silicon/ATE Bring-Up Support. • Experience with RTL (Verilog, System Verilog, VHDL)
Job Type:
Experienced HireShift:
Shift 1 (India)Primary Location:
India, BangaloreAdditional Locations:
Business group:
Silicon and Platform Engineering Group (SPE): Deliver breakthrough silicon and platform solutions that deliver industry-leading products today while also defining the next generation of computing experiences.Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of Trust
N/AWork Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.*
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.design
Similar Jobs
AtkinsRéalis
BIM Engineer / Lead Designer - Revit Structures
Mid-LevelIN.Mumbai.Embassy 24...
Broadcom
Design Automation & Software Engineer
Mid-LevelUSA-California- San ...$120,000 - $192,000/year
Amazon.com Services LLC
Industrial Design Engineer, Worldwide Engineering & Innovation's (WWEI) Design Engineering team
Mid-LevelHesperia, CA, USA
Amazon.com Services LLC
Sr. Industrial Design Engineer, Worldwide Engineering & Innovation's (WWEI) Design Engineering team
SeniorCleburne, TX, USA
Amazon.com Services LLC
Industrial Design Engineer, Worldwide Engineering & Innovation's (WWEI) Design Engineering team
Mid-LevelBellevue, WA, USA
Amazon.com Services LLC
Design Engineer, Fauna
Mid-LevelNew York, NY, USA